# AlphaServer 8200/8400 System Technical Manual Supplement: CPU

Order Number: EK-T8030-TS. A01

The KN7CE CPU is based on a 440 MHz enhanced version of the Alpha 21164 microprocessor. Design changes on the KN7CE enable it to support MEMORY CHANNEL and deliver higher performance. The *AlphaServer 8200/8400 System Technical Manual* provides a full description of the CPU module. This document highlights the differences between the KN7CE and its two predecessors, and supplements information in the *AlphaServer 8200/8400 System Technical Manual*.

digital equipment corporation maynard, massachusetts

#### **First Printing, September 1996**

Digital Equipment Corporation makes no representations that the use of its products in the manner described in this publication will not infringe on existing or future patent rights, nor do the descriptions contained in this publication imply the granting of licenses to make, use, or sell equipment or software in accordance with the description.

The information in this document is subject to change without notice and should not be construed as a commitment by Digital Equipment Corporation.

Digital Equipment Corporation assumes no responsibility for any errors that may appear in this document.

The software, if any, described in this document is furnished under a license and may be used or copied only in accordance with the terms of such license. No responsibility is assumed for the use or reliability of software or equipment that is not supplied by Digital Equipment Corporation or its affiliated companies.

Copyright © 1996 by Digital Equipment Corporation.

All Rights Reserved. Printed in U.S.A.

The following are trademarks of Digital Equipment Corporation: AlphaGeneration, AlphaServer, DEC, DECchip, DEC LANcontroller, OpenVMS, StorageWorks, VAX, the AlphaGeneration logo, and the DIGITAL logo.

MEMORY CHANNEL is a trademark of Encore Computer Corporation.

**FCC NOTICE:** The equipment described in this manual generates, uses, and may emit radio frequency energy. The equipment has been type tested and found to comply with the limits for a Class A computing device pursuant to Subpart J of Part 15 of FCC Rules, which are designed to provide reasonable protection against such radio frequency interference when operated in a commercial environment. Operation of this equipment in a residential area may cause interference, in which case the user at his own expense may be required to take measures to correct the interference.

| Preface |
|---------|
|---------|

## Chapter 1 Introduction

## Chapter 2 Register Functions

| 2.1 | Summary of Changes                            | 2-1  |
|-----|-----------------------------------------------|------|
| 2.2 | Descriptions of Changes                       |      |
|     | TLMODCONFIG—CPU Module Configuration Register |      |
|     | TLEPAERR— ADG Error Register                  | 2-6  |
|     | TLEP_VMG—Voltage Margining Register           | 2-9  |
|     | TL56WERR—Window Space Error Register (Write)  | 2-10 |
|     | TL56WERR—Window Space Error Register 0 (Read) | 2-11 |
|     | TL56WERR—Window Space Error Register 1 (Read) | 2-12 |
|     | TL56WERR—Window Space Error Register 2 (Read) | 2-13 |
|     | TL56WERR—Window Space Error Register 3 (Read) | 2-14 |
|     | GBUS\$MISCR                                   | 2-15 |
|     |                                               |      |

## Chapter 3 MEMORY CHANNEL Overview

## Tables

| 1   | Memory Channel Hardware Documentation           | v    |
|-----|-------------------------------------------------|------|
| 2-1 | TLMODCONFIG Register Bit Definitions            |      |
| 2-2 | TLEPAERR Register Bit Definitions               |      |
| 2-3 | TLEP_VMG Register Bit Definitions               |      |
| 2-4 | TL56WERR (Write Only) Register Bit Definitions  | 2-10 |
| 2-5 | TL56WERR (Read-Only) Register 0 Bit Definitions |      |
| 2-6 | TL56WERR (Read-Only) Register 1 Bit Definitions |      |
| 2-7 | TL56WERR (Read-Only) Register 2 Bit Definitions | 2-13 |
| 2-8 | TL56WERR (Read-Only) Register 3 Bit Definitions | 2-14 |
| 2-9 | GBUS\$MISCR Register Bit Definitions            | 2-16 |
|     | -                                               |      |

### **Intended Audience**

This document is intended for developers of system software and for service personnel working with AlphaServer 8200/8400 systems that use KN7CE CPU modules. It supplements the *AlphaServer 8200/8400 System Technical Manual* (EK–T8030–TM) that adequately covers the KN7CC and KN7CD CPU modules.

### **Document Structure**

The material is presented in three chapters.

Chapter 1, **Introduction**, gives the areas of the KN7CE module where design changes have been made.

Chapter 2, **Register Functions**, describes changes made to the register file.

Chapter 3, **Memory Channel Overview**, gives a synopsis of the Memory Channel hardware.

### **Documentation Titles**

Table 1 lists the manuals that document the MEMORY CHANNEL hardware.

#### Table 1 Memory Channel Hardware Documentation

| Title                              | Order Number |
|------------------------------------|--------------|
| Memory Channel User's Guide        | EK-PCIRM-UG  |
| Memory Channel Service Information | EK-PCIRM-SV  |

# Chapter 1

# Introduction

The KN7CE CPU module introduces enhanced features in three major areas:

- B-cache
- Register functions
- MEMORY CHANNEL

The KN7CE CPU features a 4-Mbyte baseline B-cache. ASICs designed into the module support both a 4-Mbyte B-cache and an 8-Mbyte B-cache. Modified registers are reproduced in full but the changes are emphasized. The KN7CE supports MEMORY CHANNEL, which is discussed in two documents listed in Table 1 in the Preface.

# **Register Functions**

### 2.1 Summary of Changes

Design changes have been made in the following registers for the KN7CE:

- **TLMODCONFIG register** Changes have been made to the register bit functions.
- **TLEPAERR register** Bit fields <23:20> and <14:13> have been redefined.
- **TLEP\_VMG register** The function of this register is not impley

The function of this register is not implemented in the KN7CE modules. Thus, margining of 3.3V and 2.2/2.5V is not possible on the KN7CE.

• **TL56WERR registers** This register set is added to help in the diagnosis of the Ibox Timeout errors.

#### • GBUS\$MISCR register

The B-cache size field has been redefined to indicate an 8-Mbyte cache size.

### 2.2 Descriptions of Changes

Descriptions of functional modifications to the registers in the KN7CE module are given next.

# TLMODCONFIG—CPU Module Configuration Register

Address BB + 10C0 Access R/W

> The TLMODCONFIG register is set by console code to show the module configuration. The fields in this register determine much of the CPU module's setup and control such attributes as ADG queue depth thresholds and B-cache idle timing.



| Name | Bit(s)  | Туре   | Function                                                                               |
|------|---------|--------|----------------------------------------------------------------------------------------|
| RSVD | <31:25> | R/W, 0 | <b>Reserved.</b> Must be written as zeros.                                             |
| RSVD | <24>    | R/W, 0 | <b>Reserved.</b> Must be written as zero. If set, an Unde-<br>fined operation results. |

| Name         | Bit(s)  | Туре   | Function                                                                                                                                                                                                                                                                                                                                          |
|--------------|---------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LKT_M1_EN    | <23>    | R/W, 0 | <b>Lockout Mode 1 Enable.</b> The ADG implements two<br>methods for responding to TLSB_LOCKOUT. This bit<br>enables the original lockout logic, Lockout Mode 1.<br>Mode 1 is the preferred method for responding to<br>TLSB_LOCKOUT. Typically, therefore, Lockout Mode<br>2 is not used.                                                         |
| DIS_STRV_CTR | <22>    | R/W, 1 | <b>Disable Starvation Counter.</b> Sustained or repeti-<br>tious system probe traffic can result in CPU chip star-<br>vation. Logic is provided in the ADG to detect starva-<br>tion and allow CPU progress. This bit disables the<br>starvation logic.                                                                                           |
| LKT_MSK_EN   | <21>    | R/W, 0 | <b>Lockout Mask Enable.</b> When set, enables a counter circuit that periodically deasserts TLSB_LOCKOUT in the event that this signal is asserted for many cycles. This function is meant to be a debug feature only.                                                                                                                            |
| AQ_STOP_EN   | <20>    | R/W, 0 | Address Queue Stop Enable. When set, enables a<br>mode that prevents the ADG from overwriting entries<br>in the address queue before the entries have been re-<br>tired in the cache queues and the bus queue. Although<br>a similar effect can be obtained by limiting the cache<br>queue maximum entries to 2, this is the preferred<br>method. |
| RD_INV_EN    | <19>    | R/W, 0 | <b>Read Invalidate Enable.</b> When set, enables the read invalidate mode. When in this mode, the ADG invalidates cache blocks in response to Read_Miss_ Modify commands.                                                                                                                                                                         |
| FAULT_DIS    | <18>    | R/W, 0 | <b>Fault Disable.</b> When set, disables the CPU module from asserting TLSB_FAULT. This function is meant to be a debug feature only.                                                                                                                                                                                                             |
| CPU_PIPE_DIS | <17>    | R/W, 0 | <b>CPU Pipe Disable.</b> When set, disables the piping of commands to the system from the CPUs. This function is meant to be a debug feature only.                                                                                                                                                                                                |
| SYS_PIPE_DIS | <16>    | R/W, 0 | <b>System Pipe Disable.</b> When set, disables the piping of commands to the CPUs from the system. This function is meant to be a debug feature only.                                                                                                                                                                                             |
| BQ_MAX_ENT   | <15:13> | R/W, 4 | <b>Bus Queue Maximum Entries.</b> Specifies the maximum number of bus queue entries supported. Smaller values than the default value of 4 can be programmed for this field for debug.                                                                                                                                                             |

### Table 2-1 TLMODCONFIG Register Bit Definitions (Continued)

| Name       | Bit(s)  | Туре   | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                          |                                      |
|------------|---------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|--------------------------------------|
| CQ_MAX_ENT | <12:10> | R/W, 2 | Cache Queue M<br>maximum numbe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | <b>aximum Entrie</b><br>r of cache queue | es. Specifies the entries supported. |
| BCIDLETIM  | <9:6>   | R/W, F | <b>B-Cache Idle Time.</b> Specifies the assertion characteristics of the BC_Idle signal. Specifically, the encodings of this field indicate an assertion start time relative to a read command on the TLSB, and an assertion duration. The following table shows the BC-DLETIM encodings. B0 refers to the cycle in which a read command is on the TLSB; B1 refers to the cycle after the read command is on the TLSB; B2 refers to the cycle that is two cycles after a read command is on the TLSB, and so on. The nominal value for the Duration for a 437 MHz 21164 chip is A (hex). |                                          |                                      |
|            |         |        | <bcidletim></bcidletim>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Assert Time                              | Duration(cycles)                     |
|            |         |        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | B0                                       | 7                                    |
|            |         |        | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | B0                                       | 8                                    |
|            |         |        | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | B0                                       | 9                                    |
|            |         |        | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | B0                                       | 10                                   |
|            |         |        | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | B2                                       | 7                                    |
|            |         |        | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | B2                                       | 8                                    |
|            |         |        | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | B2                                       | 9                                    |
|            |         |        | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | B2                                       | 6                                    |
|            |         |        | 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | B1                                       | 7                                    |
|            |         |        | 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | B1                                       | 8                                    |
|            |         |        | A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | B1                                       | 9                                    |
|            |         |        | В                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | B1                                       | 10                                   |
|            |         |        | C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | B1                                       | 7                                    |
|            |         |        | D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | B1                                       | 8                                    |
|            |         |        | E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | B1                                       | 9                                    |
|            |         |        | F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | B1                                       | 6                                    |
| RSVD       | <5>     | R/W, 0 | <b>Reserved.</b> Must                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | be written as ze                         | ros.                                 |

### Table 2-1 TLMODCONFIG Register Bit Definitions (Continued)

| Name        | Bit(s) | Туре   | Function                                                                                                                                                                                                                       |  |
|-------------|--------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| LKT_M2_EN   | <4>    | R/W, 1 | <b>Lockout Mode 2 Enable.</b> When set, enables the updated version of the lockout logic, which the ADG uses to respond to TLSB_LOCKOUT. Lockout Mode 1 is the preferred lockout mechanism.                                    |  |
| BCACHE_SIZE | <3:2>  | R/W, 0 | <b>B-Cache Size.</b> Specifies the size of the CPU B-cache.<br>The value that the console writes in this field is de-<br>rived from a value read from GBUS\$MISCR. The val-<br>ues are assigned to cache sizes as shown below. |  |
|             |        |        | <bcache_size> Cache Size per CPU</bcache_size>                                                                                                                                                                                 |  |
|             |        |        | 00 Reserved                                                                                                                                                                                                                    |  |
|             |        |        | 01 4 Mbyte cache per CPU                                                                                                                                                                                                       |  |
|             |        |        | 108 Mbyte cache per CPO11Reserved                                                                                                                                                                                              |  |
|             |        |        |                                                                                                                                                                                                                                |  |
| CPU1_DIS    | <1>    | R/W, 0 | <b>CPU1 Disable.</b> When set, causes the ADG to ignore service requests from CPU1.                                                                                                                                            |  |
| CPU0_DIS    | <0>    | R/W, 0 | <b>CPU0 Disable.</b> When set, causes the ADG to ignore service requests from CPU0.                                                                                                                                            |  |

# **TLEPAERR**— ADG Error Register

Address BB + 1500 Access R/W

The ADG Error Register contains CPU module error bits. These bits are set as a result of errors detected in the ADG.



### Table 2-2 TLEPAERR Register Bit Definitions

| Name        | Bit(s)  | Type   | Function                                                                                                                                                                                                                                                                                                                           |
|-------------|---------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RSVD        | <31:24> | R/W 0  | <b>Reserved</b> . Must be written as zeros                                                                                                                                                                                                                                                                                         |
| ADG_REV     | <23:20> | R, 6   | <b>ADG Chip Revision.</b> Shows the ADG chip revision. The minimum revision number on the KN7CE is 6 (hex).                                                                                                                                                                                                                        |
| RSVD        | <19:18> | R/W,   | <b>Reserved.</b> Must be written as zeros.                                                                                                                                                                                                                                                                                         |
| NO_ACK      | <17:16> | W1C, 0 | <b>No Acknowledgment.</b> No acknowledgment from one of the DECchip 21164 processors. Bit <16> applies to CPU0; bit <17> to CPU1.                                                                                                                                                                                                  |
| CSR_WR_NXM  | <15>    | R, 0   | <b>CSR Write Not Transmitted.</b> CSR write to other than the TLMBPR register was not acknowledged.                                                                                                                                                                                                                                |
| RSVD        | <14:13> | R, 0   | <b>Reserved.</b> Read as zeros.                                                                                                                                                                                                                                                                                                    |
| IBOXTO      | <12:11> | W1C, 0 | <b>Ibox Timeout.</b> When set, indicates that the DECchip 21164 Ibox timers have fired. Bit <11> applies to CPU0; bit <12> to CPU1.                                                                                                                                                                                                |
| WSPC_RD_ERR | <10:9>  | W1C, 0 | <b>Window Space Read Error.</b> When set, indicates<br>a window space read error. Bit <9> applies to<br>CPU0; bit <10> to CPU1.                                                                                                                                                                                                    |
| SYSFAULT    | <8>     | W1C, 0 | <b>System Fault.</b> When set, indicates that TLSB_FAULT is asserted, but not by this module.                                                                                                                                                                                                                                      |
| SYSDERR     | <7>     | W1C, 0 | <b>System Data Error.</b> Set as a result of the asser-<br>tion of TLSB_DATA_ERROR. If <sysderr> is<br/>set and no TLBER bits are set, then <sysderr> is<br/>indicative of a TLSB data error detected on a mod-<br/>ule other than TLEP, but not detected on TLEP.</sysderr></sysderr>                                             |
| D2ACPE      | <6>     | W1C, 0 | <b>DIGA0 to ADG CSR Parity Error.</b> Set when the ADG detects a parity error on CSR data transmitted from DIGA0 to the ADG. This error can occur when a CSR in the ADG is being written. This error indicates that CSR data has been corrupted. This is a hard error.                                                             |
| DTSPE       | <5>     | W1C, 0 | <b>DTag Status Parity Error.</b> Set when the ADG detects a parity error on duplicate tag store status data. This error can be detected as a result of any duplicate tag read, including DTag lookups and diagnostic DTag reads. This error indicates corrupted system coherency. This is a hard error and causes a machine check. |
| DTDPE       | <4>     | W1C, 0 | <b>DTag Data Parity Error.</b> Set when the ADG detects a parity error on duplicate tag store tag data. This error can be detected as a result of any duplicate tag read, including DTag lookups and diagnostic DTag reads. This error indicates corrupted system coherency. This is a hard error and causes a machine check.      |

| Name    | Bit(s) | Туре   | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------|--------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| M2AAPE1 | <3>    | W1C, 0 | <b>MMG to ADG Address Parity Error #1.</b> Set when<br>the ADG detects a parity error on the address bus be-<br>tween CPU1 MMG and the ADG. A parity check is<br>performed after the ADG has assembled the CPU ad-<br>dress and cmd/addr parity, as piped from the MMG,<br>and combined it with the CPU command sent directly<br>from the CPU. This error can occur at any time when<br>CPU1 is driving CPU1 ADDR<39:4>, CMD<3:0>, and<br>ADDR_CMD_PAR. This is a hard error. |
| M2AAPE0 | <2>    | W1C, 0 | <b>MMG to ADG Address Parity Error #0.</b> Set when<br>the ADG detects a parity error on the address bus be-<br>tween CPU0 MMG and the ADG. A parity check is<br>performed after the ADG has assembled the CPU ad-<br>dress and cmd/addr parity, as piped from the MMG,<br>and combined it with the CPU command sent directly<br>from the CPU. This error can occur at any time when<br>CPU0 is driving CPU0 ADDR<39:4>, CMD<3:0>, and<br>ADDR_CMD_PAR. This is a hard error. |
| E2MAPE1 | <1>    | W1C, 0 | <b>CPU to MMG Address Parity Error #1.</b> Set when<br>the ADG detects a parity error on the address bus be-<br>tween CPU1 and the MMG. The parity check for this<br>error is done in the MMG. The results are piped to the<br>ADG. This error can only occur when CPU1 is driving<br>CPU1 ADDR<39:4>, CMD<3:0>, and<br>ADDR_CMD_PAR. This is a hard error.                                                                                                                   |
| E2MAPE0 | <0>    | W1C, 0 | <b>CPU to MMG Address Parity Error #0.</b> Set when<br>the ADG detects a parity error on the address bus be-<br>tween CPU0 and the MMG. The parity check for this<br>error is done in the MMG. The results are piped to the<br>ADG. This error can only occur when CPU0 is driving<br>CPU0 ADDR<39:4>, CMD<3:0>, and<br>ADDR_CMD_PAR. This is a hard error.                                                                                                                   |

### Table 2-2 TLEPAERR Register Bit Definitions (Continued)

# **TLEP\_VMG—Voltage Margining Register**

| Address | BB + 15C0 |
|---------|-----------|
| Access  | R/W       |

The TLEP\_VMG register is implemented in DIGA1. It drives the voltage margining circuit on the CPU module to vary the 5 V and 3.3 V supplies. The otherwise unused (on DIGA1) interrupt lines are used for this function. Any value written into this register is cleared on reset.



Table 2-3 TLEP\_VMG Register Bit Definitions

| Name | Bit(s) | Туре   | Function                                   |
|------|--------|--------|--------------------------------------------|
| RSVD | <31:0> | R/W, 0 | <b>Reserved.</b> Must be written as zeros. |

# TL56WERR—Window Space Error Register (Write)

AddressBB + 1600AccessW

The TL56WERR register is comprised of four read-only registers that reside at the same address. The register to be read is selected when the TL56WERR is accessed first with a write, specifying one of the four registers to be read. Subsequent to the write, a memory barrier is performed, followed by a read of the TL56WERR. The four TL56WERR registers are provided to help in the diagnosis of Ibox timeout errors. The write-only TL56WERR register is described first below. The four read-only TL56WERR registers are described next.



| Table 2-4 | TL56WERR | (Write-Only) | <b>Register</b> | Bit Definitions |
|-----------|----------|--------------|-----------------|-----------------|
|-----------|----------|--------------|-----------------|-----------------|

| Name          | Bit(s) | Туре | Function                                                     |                                                         |
|---------------|--------|------|--------------------------------------------------------------|---------------------------------------------------------|
| RSVD          | <31:2> | W, 0 | Reserved. Must be                                            | written as zeros.                                       |
| TL56WERR_SLCT | <1:0>  | W, U | <b>TL56WERR Select</b><br>register to be read ir<br>follows: | . Specifies the TL56WERR<br>the subsequent operation as |
|               |        |      | <tl56werr_slct></tl56werr_slct>                              | TL56WERR Read Register                                  |
|               |        |      | 00                                                           | 0                                                       |
|               |        |      | 01                                                           | 1                                                       |
|               |        |      | 10                                                           | 2                                                       |
|               |        |      | 11                                                           | 3                                                       |
|               |        |      |                                                              |                                                         |

# TL56WERR—Window Space Error Register 0 (Read)

| Address | BB + 1600 |
|---------|-----------|
| Access  | R         |

The TL56WERR (read-only) register 0 is one of the four registers selected by first writing a zero to the same register with the value of 00 in the TL56WERR\_SLCT field. This register holds address bits <19:3> of the last window space read issued by CPU0. See also TL56WERR register (write).



BXB-0502P-96

#### Table 2-5 TL56WERR (Read-Only) Register 0 Bit Definitions

| Name               | Bit(s)  | Туре | Function                                                                                                                   |
|--------------------|---------|------|----------------------------------------------------------------------------------------------------------------------------|
| RSVD               | <31:20> | R, 0 | <b>Reserved.</b> Read as zeros.                                                                                            |
| CPU0_WS_ADDR<19:3> | <19:3>  | R, U | <b>CPU0 Window Space Address &lt;19:3&gt;.</b> Address bits <19:3> of the last window space read issued by the KN7CE CPU0. |
| RSVD               | <2:1>   | R, 0 | <b>Reserved.</b> Read as zeros.                                                                                            |
| CPU0_WS_RD_PEND    | <0>     | R, 0 | <b>CPU0 Window Space Read Pending.</b> When set, indicates that a window space read from KN7CE CPU0 is in progress.        |

# TL56WERR—Window Space Error Register 1 (Read)

AddressBB + 1600AccessR

The TL56WERR (read-only) register 1 is one of the four registers selected by first writing a zero to the same register with the value of 01 in the TL56WERR\_SLCT field. This register holds address bits <38:20> of the last window space read issued by CPU0. See also TL56WERR register (write).



BXB-0502S-96

 Table 2-6
 TL56WERR (Read-Only) Register 1 Bit Definitions

| Name                | Bit(s)  | Туре | Function                                                                                                                       |
|---------------------|---------|------|--------------------------------------------------------------------------------------------------------------------------------|
| RSVD                | <31:19> | R, 0 | <b>Reserved.</b> Read as zeros.                                                                                                |
| CPU0_WS_ADDR<38:20> | <18:0>  | R, U | <b>CPU0 Window Space Address &lt;38:20&gt;.</b><br>Address bits <38:20> of the last window space<br>read issued by KN7CE CPU0. |

# TL56WERR—Window Space Error Register 2 (Read)

| Address | BB + 1600 |
|---------|-----------|
| Access  | R         |

The TL56WERR (read only) 2 register is one of the four registers selected by first writing a zero to the same register with the value of 10 in the TL56WERR\_SLCT field. This register holds address bits <19:3> of the last window space read issued by CPU1. See also TL56WERR register (write).



#### Table 2-7 TL56WERR (Read-Only) Register 2 Bit Definitions

| Name               | Bit(s)  | Туре | Function                                                                                                               |
|--------------------|---------|------|------------------------------------------------------------------------------------------------------------------------|
| RSVD               | <31:20> | R, 0 | <b>Reserved.</b> Read as zeros.                                                                                        |
| CPU1_WS_ADDR<19:3> | <19:3>  | R, U | <b>CPU1 Window Space Address &lt;19:3&gt;.</b> Address bits <19:3> of the last window space read issued by KN7CE CPU1. |
| RSVD               | <2:1>   | R, 0 | <b>Reserved.</b> Read as zeros.                                                                                        |
| CPU1_WS_RD_PEND    | <0>     | R, 0 | <b>CPU1 Window Space Read Pending.</b> When set, indicates that a window space read from KN7CE CPU1 is in progress.    |

# TL56WERR—Window Space Error Register 3 (Read)

AddressBB + 1600AccessR

The TL56WERR (read-only) register is one of the four registers selected by first writing a zero to the same register with the value of 11 in the TL56WERR\_SLCT field. This register holds address bits <38:20> of the last window space read issued by CPU1. See also TL56WERR register (write).



 Table 2-8
 TL56WERR (Read-Only) Register 3 Bit Definitions

| Name                | Bit(s)  | Туре | Function                                                                                                                       |
|---------------------|---------|------|--------------------------------------------------------------------------------------------------------------------------------|
| RSVD                | <31:19> | R, 0 | <b>Reserved.</b> Read as zeros.                                                                                                |
| CPU1_WS_ADDR<38:20> | <18:0>  | R, U | <b>CPU1 Window Space Address &lt;38:20&gt;.</b><br>Address bits <38:20> of the last window space<br>read issued by KN7CE CPU1. |

# **GBUS\$MISCR Register**

AddressFF C400 0000AccessR

The GBUS\$MISCR register is used to gather various read bits that show module configuration.



| Name        | Bit(s) | Туре | Function                                                                                                                                                                           |
|-------------|--------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CONWIN1R    | <7>    | R, 0 | <b>Console Winner CPU1 Read.</b> When set, indicates that CPU1 is running console. This is a read copy of the write-only bit implemented in GBUS\$MISCW.                           |
| CONWINOR    | <6>    | R, 0 | <b>Console Winner CPU0 Read.</b> When set, indi-<br>cates that CPU0 is running console. This is a read<br>copy of the write-only bit implemented in<br>GBUS\$MISCW.                |
| RSVD        | <5>    | R0   | <b>Reserved.</b> Reads as zero.                                                                                                                                                    |
| TLSB_RUN    | <4>    | R, 0 | <b>TLSB Run.</b> A read copy of the TLSB run line, in-<br>dicating that some module is running an operating<br>system.                                                             |
| TLSB_SECURE | <3>    | R, 0 | <b>TLSB Secure.</b> Reflects the state of the TLSB_SECURE L signal on the centerplane. This bit is also tied to ^P DUART. When set, it inhibits ^P halts.                          |
| PROCNT      | <2>    | R, 0 | <b>Processor Count.</b> Indicates the number of CPUs on the module. When clear, there is one CPU present on the module. This is always CPU0. When set, two processors are present. |
| CACSIZ      | <1:0>  | R, X | <b>B-Cache Size.</b> Indicates the size of the B-cache.                                                                                                                            |
|             |        |      | <cacsiz> B-Cache Size (Mbytes)</cacsiz>                                                                                                                                            |
|             |        |      | 00 Reserved                                                                                                                                                                        |
|             |        |      | 01 4                                                                                                                                                                               |
|             |        |      | 10 8                                                                                                                                                                               |
|             |        |      | 11 Reserved                                                                                                                                                                        |
|             |        |      |                                                                                                                                                                                    |

### Table 2-9 GBUS\$MISCR Register Bit Definitions

# **Chapter 3**

# **MEMORY CHANNEL Overview**

MEMORY CHANNEL is a hardware interconnect that permits data stored in the memory of a given computing node to be replicated in the memories of all other nodes connected to a MEMORY CHANNEL bus. A write from any node to its local copy of a replicated region results in automatic hardwarebased updates to the copies of all other nodes. This ability provides a memory region having properties similar to a high-performance shared memory across a group of nodes. The consistency rules between nodes using MEM-ORY CHANNEL are looser than traditional SMP systems, but still are very useful.

MEMORY CHANNEL significantly improves the performance of distributed systems by improving system-to-system communication latencies and bandwidths. This improvement helps bring system-to-system communication capability back in line with the individual node performance.

MEMORY CHANNEL is supported by means of a PCI Window Space based protocol.

### Α

Address Queue Stop Enable, 2-3 ADG Chip Revision, 2-7 ADG Error register, 2-6 ADG gate array, 2-6 ADG\_REV, 2-7 AQ\_STOP\_EN, 2-3

#### В

BCACHE\_SIZE, 2-5 BCIDLETIM, 2-4 BQ\_MAX\_ENT, 2-3 Bus Queue Maximum Entries, 2-3 B-Cache Idle Time, 2-4 B-Cache Size, 2-5, 2-16

### С

Cache Queue Maximum Entries, 2-4 CACSIZ, 2-16 Console Winner CPU0 Read, 2-16 Console Winner CPU1 Read, 2-16 CONWINOR, 2-16 **CONWIN1R**, 2-16 CPU Module Configuration register, 2-2 CPU Pipe Disable, 2-3 CPU to MMG Addr Par Err #0, 2-8 CPU to MMG Addr Par Err #1, 2-8 CPU0 Disable, 2-5 CPU0 Window Space Address, 2-11, 2-12 CPU0 Window Space Read Pending, 2-11 CPU0\_DIS, 2-5 CPU0\_WS\_ADDR<19:3>, 2-11 CPU0\_WS\_ADDR<38:20>, 2-12 CPU0\_WS\_RD\_PEND, 2-11 CPU1 Disable, 2-5 CPU1 Window Space Address, 2-13, 2-14 CPU1 Window Space Read Pending, 2-13 CPU1\_DIS, 2-5 CPU1\_WS\_ADDR<19:3>, 2-13 CPU1\_WS\_ADDR<38:20>, 2-14 CPU1\_WS\_RD\_PEND, 2-13 CPU\_PIPE\_DIS, 2-3 CQ\_MAX\_ENT, 2-4

CSR Write Not Transmitted, 2-7 CSR\_WR\_NXM, 2-7

### D

DIGA0 to ADG CSR Parity Error, 2-7 Disable Starvation Counter, 2-3 DIS\_STRV\_CTR, 2-3 DTag Data Parity Error, 2-7 DTag Status Parity Error, 2-7 DTDPE, 2-7 DTSPE, 2-7 D2ACPE, 2-7

### Ε

E2MAPE0, 2-8 E2MAPE1, 2-8

### F

Fault Disable, 2-3 FAULT\_DIS, 2-3

### G

GBUS\$MISCR register, 2-15

### I

IBOXTO, 2-7 Ibox Timeout, 2-7

### L

LKT\_MSK\_EN, 2-3 LKT\_M1\_EN, 2-3 LKT\_M2\_EN, 2-5 Lockout Mask Enable, 2-3 Lockout Mode 1 Enable, 2-3 Lockout Mode 2 Enable, 2-5

### Μ

MEMORY CHANNEL, v MEMORY CHANNEL overview, 3-1 MMG to ADG Addr Par Err #0, 2-8 MMG to ADG Addr Par Err #1, 2-8 M2AAPE0, 2-8 M2AAPE1, 2-8

#### Ν

No Acknowledgment, 2-7 NO\_ACK, 2-7

#### Ρ

Processor Count, 2-16 PROCNT, 2-16

#### R

RD\_INV\_EN, 2-3 Read Invalidate Enable, 2-3 Register ADG Error, 2-6 CPU Module Configuration, 2-2 GBUS\$MISCR, 2-15 Voltage Margining, 2-9 Window Space Error, 2-10 Window Space Error 0, 2-11 Window Space Error 1, 2-12 Window Space Error 2, 2-13 Window Space Error 3, 2-14

#### S

SYSDERR, 2-7 SYSFAULT, 2-7 System Data Error, 2-7 System Fault, 2-7 System Pipe Disable, 2-3 SYS\_PIPE\_DIS, 2-3

#### T

TLEPAERR register, 2-6 TLEP\_VMG register, 2-9 TLMODCONFIG register, 2-2 TLSB Run, 2-16 TLSB Secure, 2-16 TLSB\_RUN, 2-16 TLSB\_SECURE, 2-16 TL56WERR register, 2-10 TL56WERR register 0, 2-11 TL56WERR register 1, 2-12 TL56WERR register 2, 2-13 TL56WERR register 3, 2-14 TL56WERR Select, 2-10 TL56WERR\_SLCT, 2-10

#### V

Voltage Margining register, 2-9

#### W

Window Space Error register, 2-10 Window Space Read Error, 2-7 Window Space Register 0, 2-11 Window Space Register 1, 2-12 Window Space Register 2, 2-13 Window Space Register 3, 2-14 WSPC\_RD\_ERR, 2-7